Part Number Hot Search : 
N5989 F1950Z FCH20A10 C78L27CD TC649VUA PN5142 OPB665T P6KE11G
Product Description
Full Text Search
 

To Download UPD4482322GF-A44 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 DATA SHEET
MOS INTEGRATED CIRCUIT
PD4482162, 4482182, 4482322, 4482362
8M-BIT CMOS SYNCHRONOUS FAST SRAM PIPELINED OPERATION SINGLE CYCLE DESELECT
Description
The PD4482162 is a 524,288-word by 16-bit, the PD4482182 is a 524,288-word by 18-bit, PD4482322 is a 262,144word by 32-bit and the PD4482362 is a 262,144-word by 36-bit synchronous static RAM fabricated with advanced CMOS technology using Full-CMOS six-transistor memory cell. The PD4482162, PD4482182, PD4482322 and PD4482362 integrates unique synchronous peripheral circuitry, 2bit burst counter and output buffer as well as SRAM core. All input registers are controlled by a positive edge of the single clock input (CLK). The PD4482162, PD4482182, PD4482322 and PD4482362 are suitable for applications which require synchronous operation, high speed, low voltage, high density and wide bit configuration, such as cache and buffer memory. ZZ has to be set LOW at the normal operation. When ZZ is set HIGH, the SRAM enters Power Down State ("Sleep"). In the "Sleep" state, the SRAM internal state is preserved. When ZZ is set LOW again, the SRAM resumes normal operation. The PD4482162, PD4482182, PD4482322 and PD4482362 are packaged in 100-pin PLASTIC LQFP with a 1.4 mm package thickness for high density and low capacitive loading.
Features
* 3.3 V or 2.5 V core supply * Synchronous operation * Operating temperature : TA = 0 to 70 C (-A44, -A50, -A60, -C60) TA = -40 to +85 C (-A44Y, -A50Y, -A60Y, -C60Y) * Internally self-timed write control * Burst read / write : Interleaved burst and linear burst sequence * Fully registered inputs and outputs for pipelined operation * Single-Cycle deselect timing * All registers triggered off positive clock edge * 3.3 V or 2.5 V LVTTL Compatible : All inputs and outputs * Fast clock access time : 2.8 ns (225 MHz), 3.1 ns (200 MHz), 3.5 ns (167 MHz) * Asynchronous output enable : /G * Burst sequence selectable : MODE * Sleep mode : ZZ (ZZ = Open or Low : Normal operation) * Separate byte write enable : /BW1 to /BW4, /BWE (PD4482322, PD4482362) /BW1, /BW2, /BWE (PD4482162, PD4482182) Global write enable : /GW * Three chip enables for easy depth expansion * Common I/O using three state outputs
The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.
Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.
Document No. M14522EJ3V0DS00 (3rd edition) Date Published December 2002 NS CP(K) Printed in Japan
The mark
shows major revised points.
2000
PD4482162, 4482182, 4482322, 4482362
Ordering Information
Part number Access Time ns Clock Frequency MHz 225 200 167 225 200 167 225 200 167 225 200 167 167 167 167 167 225 200 167 225 200 167 225 200 167 225 200 167 167 167 167 167 2.5 0.125 3.3 V or 2.5 V LVTTL 2.5 V LVTTL 3.3 V or 2.5 V LVTTL 3.3 V LVTTL Note 3.3 V or 2.5 V LVTTL 3.3 V LVTTL Note 3.3 V or 2.5 V LVTTL 3.3 V LVTTL Note 3.3 0.165 3.3 V LVTTL Note -40 to +85 2.5 0.125 3.3 V or 2.5 V LVTTL 2.5 V LVTTL 3.3 V or 2.5 V LVTTL 3.3 V LVTTL Note 3.3 V or 2.5 V LVTTL 3.3 V LVTTL Note 3.3 V or 2.5 V LVTTL 3.3 V LVTTL Note Core Supply Voltage V 3.3 0.165 3.3 V LVTTL
Note
I/O Interface
Operating Temperature C 0 to 70
Package
PD4482162GF-A44 PD4482162GF-A50 PD4482162GF-A60 PD4482182GF-A44 PD4482182GF-A50 PD4482182GF-A60 PD4482322GF-A44 PD4482322GF-A50 PD4482322GF-A60 PD4482362GF-A44 PD4482362GF-A50 PD4482362GF-A60 PD4482162GF-C60 PD4482182GF-C60 PD4482322GF-C60 PD4482362GF-C60 PD4482162GF-A44Y PD4482162GF-A50Y PD4482162GF-A60Y PD4482182GF-A44Y PD4482182GF-A50Y PD4482182GF-A60Y PD4482322GF-A44Y PD4482322GF-A50Y PD4482322GF-A60Y PD4482362GF-A44Y PD4482362GF-A50Y PD4482362GF-A60Y PD4482162GF-C60Y PD4482182GF-C60Y PD4482322GF-C60Y PD4482362GF-C60Y
2.8 3.1 3.5 2.8 3.1 3.5 2.8 3.1 3.5 2.8 3.1 3.5 3.5 3.5 3.5 3.5 2.8 3.1 3.5 2.8 3.1 3.5 2.8 3.1 3.5 2.8 3.1 3.5 3.5 3.5 3.5 3.5
100-pin PLASTIC LQFP (14 x 20)
Note Although 2.5V LVTTL interface can also be used, a performance becomes equivalent to 167 MHz.
2
Data Sheet M14522EJ3V0DS
PD4482162, 4482182, 4482322, 4482362
Pin Configurations
/xxx indicates active low signal. 100-pin PLASTIC LQFP (14 x 20) [PD4482162GF, PD4482182GF]
Marking Side
/BWE /BW2 /BW1 /ADV /CE2 /GW CLK CE2 VDD VSS /CE /AC /AP NC NC A6 A7 A8 A9 /G
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 NC NC NC VDDQ VSSQ NC NC I/O9 I/O10 VSSQ VDDQ I/O11 I/O12 NC VDD NC VSS I/O13 I/O14 VDDQ VSSQ I/O15 I/O16 I/OP2, NC NC VSSQ VDDQ NC NC NC 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 A18 NC NC VDDQ VSSQ NC I/OP1, NC I/O8 I/O7 VSSQ VDDQ I/O6 I/O5 VSS NC VDD ZZ I/O4 I/O3 VDDQ VSSQ I/O2 I/O1 NC NC VSSQ VDDQ NC NC NC
A5
A4
A3
A2
A1
MODE
A0
NC
NC
VDD
VSS
NC
A17
A10
A11
A12
A13
A14
A15
Remark Refer to Package Drawing for the 1-pin index mark.
A16
Data Sheet M14522EJ3V0DS
3
PD4482162, 4482182, 4482322, 4482362
Pin Identification (PD4482162GF, PD4482182GF)
Symbol A0 to A18 I/O1 to I/O16 I/OP1, NC I/OP2, NC /ADV /AP /AC /CE,CE2, /CE2 /BW1, /BW2, /BWE /GW /G CLK MODE
Note Note
Pin No. 37, 36, 35, 34, 33, 32, 100, 99, 82, 81, 44, 45, 46, 47, 48, 49, 50, 43, 80 58, 59, 62, 63, 68, 69, 72, 73, 8, 9, 12, 13, 18, 19, 22, 23 74 24 83 84 85 98, 97, 92 93, 94, 87 88 86 89 31
Description Synchronous Address Input Synchronous Data In, Synchronous / Asynchronous Data Out Synchronous Data In (Parity), Synchronous / Asynchronous Data Out (Parity) Synchronous Burst Address Advance Input Synchronous Address Status Processor Input Synchronous Address Status Controller Input Synchronous Chip Enable Input Synchronous Byte Write Enable Input Synchronous Global Write Input Asynchronous Output Enable Input Clock Input Asynchronous Burst Sequence Select Input Do not change state during normal operation
ZZ VDD VSS VDDQ VSSQ NC
64 15, 41, 65, 91 17, 40, 67, 90 4, 11, 20, 27, 54, 61, 70, 77 5, 10, 21, 26, 55, 60, 71, 76 1, 2, 3, 6, 7, 14, 16, 25, 28, 29, 30, 38, 39, 42, 51, 52, 53, 56, 57, 66, 75, 78, 79, 95, 96
Asynchronous Power Down State Input Power Supply Ground Output Buffer Power Supply Output Buffer Ground No Connection
Note NC (No Connection) is used in the PD4482162GF. I/OP1 and I/OP2 are used in the PD4482182GF.
4
Data Sheet M14522EJ3V0DS
PD4482162, 4482182, 4482322, 4482362
100-pin PLASTIC LQFP (14 x 20) [PD4482322GF, PD4482362GF]
Marking Side
/BWE /BW4 /BW3 /BW2 /BW1 /ADV /CE2 /GW CLK CE2 VDD VSS /CE /AC /AP A6 A7 A8 A9 /G
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 I/OP3, NC I/O17 I/O18 VDDQ VSSQ I/O19 I/O20 I/O21 I/O22 VSSQ VDDQ I/O23 I/O24 NC VDD NC VSS I/O25 I/O26 VDDQ VSSQ I/O27 I/O28 I/O29 I/O30 VSSQ VDDQ I/O31 I/O32 I/OP4, NC 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 I/OP2, NC I/O16 I/O15 VDDQ VSSQ I/O14 I/O13 I/O12 I/O11 VSSQ VDDQ I/O10 I/O9 VSS NC VDD ZZ I/O8 I/O7 VDDQ VSSQ I/O6 I/O5 I/O4 I/O3 VSSQ VDDQ I/O2 I/O1 I/OP1, NC
A5
A4
A3
A2
A1
MODE
A0
NC
NC
VDD
VSS
NC
A17
A10
A11
A12
A13
A14
A15
Remark Refer to Package Drawing for the 1-pin index mark.
A16
Data Sheet M14522EJ3V0DS
5
PD4482162, 4482182, 4482322, 4482362
Pin Identification (PD4482322GF, PD4482362GF)
Symbol A0 to A17 I/O1 to I/O32 Pin No. 37, 36, 35, 34, 33, 32, 100, 99, 82, 81, 44, 45, 46, 47, 48, 49, 50, 43 Description Synchronous Address Input
52, 53, 56, 57, 58, 59, 62, 63, 68, 69, 72, 73, 74, Synchronous Data In, 75, 78, 79, 2, 3, 6, 7, 8, 9, 12, 13, 18, 19, 22, 23, Synchronous / Asynchronous Data Out 24, 25, 28, 29 51 80 1 30 83 84 85 98, 97, 92 Synchronous Burst Address Advance Input Synchronous Address Status Processor Input Synchronous Address Status Controller Input Synchronous Chip Enable Input Synchronous Byte Write Enable Input Synchronous Global Write Input Asynchronous Output Enable Input Clock Input Asynchronous Burst Sequence Select Input Do not change state during normal operation Synchronous Data In (Parity), Synchronous / Asynchronous Data Out (Parity)
I/OP1, NC Note I/OP2, NC I/OP3, NC I/OP4, NC /ADV /AP /AC /CE, CE2, /CE2
Note Note Note
/BWE1 to /BWE4, /BWE 93, 94, 95, 96, 87 /GW /G CLK MODE 88 86 89 31
ZZ VDD VSS VDDQ VSSQ NC
64 15, 41, 65, 91 17, 40, 67, 90 4, 11, 20, 27, 54, 61, 70, 77 5, 10, 21, 26, 55, 60, 71, 76 14, 16, 38, 39, 42, 66
Asynchronous Power Down State Input Power Supply Ground Output Buffer Power Supply Output Buffer Ground No Connection
Note NC (No Connection) is used in the PD4482322GF. I/OP1 to I/OP4 are used in the PD4482362GF.
6
Data Sheet M14522EJ3V0DS
PD4482162, 4482182, 4482322, 4482362
Block Diagrams
PD4482182] [PD4482162,
19 A0 to A18 MODE /ADV CLK /AC /AP /BW1 /BW2 Address Registers 17 A0, A1 19
A1' Binary Q1 Counter and Logic A0' CLR Q0 Byte 1 Write Register Byte 2 Write Register 8/9 8/9 Byte 1 Write Driver Byte 2 Write Driver
Row and Column Decoders Memory cell array 1,024 rows 512 x 16 columns (8,388,608 bits) 512 x 18 columns (9,437,184 bits) 16/18 Output Registers Output Buffers
/BWE /GW /CE CE2 /CE2 Enable Register Enable Delay Register /G 2 I/O1 to I/O16 I/OP1 to I/OP2 ZZ 16/18 16/18
Input Registers
Power Down Control
Burst Sequence
[PD4482162, PD4482182]
Interleaved Burst Sequence Table (MODE = VDD)
External Address 1st Burst Address 2nd Burst Address 3rd Burst Address A18 to A2, A1, A0 A18 to A2, A1, /A0 A18 to A2, /A1, A0 A18 to A2, /A1, /A0
Linear Burst Sequence Table (MODE = VSS)
External Address 1st Burst Address 2nd Burst Address 3rd Burst Address A18 to A2, 0, 0 A18 to A2, 0, 1 A18 to A2, 1, 0 A18 to A2, 1, 1 A18 to A2, 0, 1 A18 to A2, 1, 0 A18 to A2, 1, 1 A18 to A2, 0, 0 A18 to A2, 1, 0 A18 to A2, 1, 1 A18 to A2, 0, 0 A18 to A2, 0, 1 A18 to A2, 1, 1 A18 to A2, 0, 0 A18 to A2, 0, 1 A18 to A2, 1, 0
Data Sheet M14522EJ3V0DS
7
PD4482162, 4482182, 4482322, 4482362
[PD4482322, PD4482362]
18 A0 to A17 MODE /ADV CLK /AC /AP /BW1 /BW2 /BW3 /BW4 /BWE /GW /CE CE2 /CE2 /G 4 I/O1 to I/O32 I/OP1 to I/OP4 ZZ 32/36 Enable Register Enable delay Register Input Registers 16 A0, A1 18
Address Registers
A1' Binary Q1 Counter and Logic A0' CLR Q0 Byte 1 Write Register Byte 2 Write Register Byte 3 Write Register Byte 4 Write Register 8/9 8/9 8/9 8/9 Byte 1 Write Driver Byte 2 Write Driver Byte 3 Write Driver Byte 4 Write Driver 32/36
Row and Column Decoders Memory cell array 1,024 rows 256 x 32 columns (8,388,608 bits) 256 x 36 columns (9,437,184 bits) 32/36 Output Registers Output Buffers
Power Down Control
[PD4482322, PD4482362] Interleaved Burst Sequence Table (MODE = VDD)
External Address 1st Burst Address 2nd Burst Address 3rd Burst Address A17 to A2, A1, A0 A17 to A2, A1, /A0 A17 to A2, /A1, A0 A17 to A2, /A1, /A0
Linear Burst Sequence Table (MODE = VSS)
External Address 1st Burst Address 2nd Burst Address 3rd Burst Address A17 to A2, 0, 0 A17 to A2, 0, 1 A17 to A2, 1, 0 A17 to A2, 1, 1 A17 to A2, 0, 1 A17 to A2, 1, 0 A17 to A2, 1, 1 A17 to A2, 0, 0 A17 to A2, 1, 0 A17 to A2, 1, 1 A17 to A2, 0, 0 A17 to A2, 0, 1 A17 to A2, 1, 1 A17 to A2, 0, 0 A17 to A2, 0, 1 A17 to A2, 1, 0
8
Data Sheet M14522EJ3V0DS
PD4482162, 4482182, 4482322, 4482362
Asynchronous Truth Table
Operation Read Cycle Read Cycle Write Cycle Deselected /G L H x x I/O Dout High-Z High-Z, Din High-Z
Remark x : don't care Synchronous Truth Table
Operation Deselected Deselected Deselected Deselected Deselected
Note Note Note Note Note
/CE H L L L L L L x H x H L x H x H
CE2 x L x L x H H x x x x H x x x x
/CE2 x x H x H L L x x x x L x x x x
/AP x L L H H L H H x H x H H x H x
/AC L x x L L x L H H H H L H H H H
/ADV x x x x x x x L L H H x L L H H
/WRITE x x x x x x H H H H H L L L L L
CLK LH LH LH LH LH LH LH LH LH LH LH LH LH LH LH LH
Address None None None None None External External Next Next Current Current External Next Next Current Current
Read Cycle / Begin Burst Read Cycle / Begin Burst Read Cycle / Continue Burst Read Cycle / Continue Burst Read Cycle / Suspend Burst Read Cycle / Suspend Burst Write Cycle / Begin Burst Write Cycle / Continue Burst Write Cycle / Continue Burst Write Cycle / Suspend Burst Write Cycle / Suspend Burst
Note Deselect status is held until new "Begin Burst" entry. Remarks 1. x : don't care 2. /WRITE = L means any one or more byte write enables (/BW1, /BW2, /BW3 or /BW4) and /BWE are LOW or /GW is LOW. /WRITE = H means the following two cases. (1) /BWE and /GW are HIGH. (2) /BW1, /BW2 and /GW are HIGH, and /BWE is LOW. [PD4482162, PD4482182] /BW1 to /BW4 and /GW are HIGH, and /BWE is LOW. [PD4482322, PD4482362]
Data Sheet M14522EJ3V0DS
9
PD4482162, 4482182, 4482322, 4482362
Partial Truth Table for Write Enables [PD4482162, PD4482182]
Operation Read Cycle Read Cycle Write Cycle / Byte 1 (I/O [1:8], I/OP1) Write Cycle / Byte 2 (I/O [9:16], I/OP2) Write Cycle / All Bytes Write Cycle / All Bytes /GW H H H H H L /BWE H L L L L x /BW1 x H L H L x /BW2 x H H L L x
Remark x : don't care [PD4482322, PD4482362]
Operation Read Cycle Read Cycle Write Cycle / Byte 1 (I/O [1:8], I/OP1) Write Cycle / Byte 2 (I/O [9:16], I/OP2) Write Cycle / Byte 3 (I/O [17:24], I/OP3) Write Cycle / Byte 4 (I/O [25:32], I/OP4) Write Cycle / All Bytes Write Cycle / All Bytes /GW H H H H H H H L /BWE H L L L L L L x /BW1 x H L H H H L x /BW2 x H H L H H L x /BW3 x H H H L H L x /BW4 x H H H H L L x
Remark x : don't care
Pass-Through Truth Table
Previous Cycle Operation Write Cycle Add Ak /WRITE L I/O Dn(Ak) Operation Read Cycle (Begin Burst) Deselected H x x High-Z No Carry Over from Previous Cycle Present Cycle Add Am /CEs L /WRITE H /G L I/O Q1(Ak) Next Cycle Operation Read Q1(Am)
Remarks
1. x : don't care 2. /WRITE = L means any one or more byte write enables (/BW1, /BW2, /BW3 or /BW4) and /BWE are LOW or /GW is LOW. /WRITE = H means the following two cases. (1) /BWE and /GW are HIGH. (2) /BW1, /BW2 and /GW are HIGH, and /BWE is LOW. [PD4482162, PD4482182] /BW1 to /BW4 and /GW are HIGH, and /BWE is LOW. [PD4482322, PD4482362] /CEs = L means /CE is LOW, /CE2 is LOW and CE2 is HIGH. /CEs = H means /CE is HIGH or /CE2 is HIGH or CE2 is LOW.
ZZ (Sleep) Truth Table
ZZ Chip Status Active Active Sleep
0.2 V
Open
VDD - 0.2 V 10
Data Sheet M14522EJ3V0DS
PD4482162, 4482182, 4482322, 4482362
Electrical Specifications
Absolute Maximum Ratings
Parameter Supply voltage Symbol VDD Conditions -A44, -A50, -A60 -A44Y, -A50Y, -A60Y -C60 -C60Y Output supply voltage Input voltage Input / Output voltage Operating ambient temperature Storage temperature Tstg VDDQ VIN VI/O TA -A44, -A50, -A60, -C60 -A44Y, -A50Y, -A60Y, -C60Y -0.5 -0.5 -0.5 0 -40 -55 VDD VDD + 0.5 VDDQ + 0.5 70 +85 +125 C V V V C 1, 2 1, 2 -0.5 +3.0 V MIN. -0.5 TYP. MAX. +4.0 Unit V Notes
Notes 1. -2.0 V (MIN.) (Pulse width : 2 ns) 2. VDDQ + 2.3 V (MAX.) (Pulse width : 2 ns) Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Recommended DC Operating Conditions
Parameter Symbol Conditions -A44, -A50, -A60 -A44Y, -A50Y, -A60Y MIN. Supply voltage 2.5 V LVTTL Interface Output supply voltage High level input voltage Low level input voltage 3.3 V LVTTL Interface Output supply voltage High level input voltage Low level input voltage VDDQ VIH VIL 3.135 2.0 -0.3
Note
(1/2)
Unit
TYP. 3.3
MAX. 3.465 V
VDD
3.135
VDDQ VIH VIL
2.375 1.7 -0.3
Note
2.5
2.9 VDDQ + 0.3 +0.7
V V V
3.3
3.465 VDDQ + 0.3 +0.8
V V V
Note -0.8 V (MIN.) (Pulse Width : 2 ns) Recommended DC Operating Conditions
Parameter Symbol Conditions -C60 -C60Y MIN. Supply voltage Output supply voltage High level input voltage Low level input voltage VDD VDDQ VIH VIL 2.375 2.375 1.7 -0.3
Note
(2/2)
Unit
TYP. 2.5 2.5
MAX. 2.625 2.625 VDDQ + 0.3 +0.7 V V V V
Note -0.8 V (MIN.) (Pulse Width : 2 ns)
Data Sheet M14522EJ3V0DS
11
PD4482162, 4482182, 4482322, 4482362
DC Characteristics (Recommended Operating Conditions Unless Otherwise Noted)
Parameter Input leakage current I/O leakage current Operating supply current Symbol ILI ILO IDD Test condition VIN (except ZZ, MODE) = 0 V to VDD VI/O = 0 V to VDDQ, Outputs are disabled Device selected, Cycle = MAX. VIN VIL or VIN VIH, II/O = 0 mA -A44 -A44Y -A50 -A50Y -A60, -C60 -A60Y, -C60Y IDD1 Suspend cycle, Cycle = MAX. /AC, /AP, /ADV, /GW, /BWEs VIH, VIN VIL or VIN VIH, II/O = 0 mA Standby supply current ISB Device deselected, Cycle = 0 MHz VIN VIL or VIN VIH, All inputs are static ISB1 Device deselected, Cycle = 0 MHz VIN 0.2 V or VIN VDD - 0.2 V, VI/O 0.2 V, All inputs are static ISB2 Device deselected, Cycle = MAX. VIN VIL or VIN VIH Power down supply current 2.5 V LVTTL Interface High level output voltage VOH IOH = -2.0 mA IOH = -1.0 mA Low level output voltage VOL IOL = +2.0 mA IOL = +1.0 mA 3.3 V LVTTL Interface High level output voltage Low level output voltage VOH VOL IOH = -4.0 mA IOL = +8.0 mA 2.4 0.4 V V 1.7 2.1 0.7 0.4 V V ISBZZ ZZ VDD - 0.2 V, VI/O VDDQ + 0.2 V 15 mA 130 15 30 mA 180 320 400 MIN. -2 -2 TYP. MAX. +2 +2 440 Unit Note
A A
mA
Capacitance (TA = 25 C, f = 1MHz)
Parameter Input capacitance Input / Output capacitance Clock Input capacitance Symbol CIN CI/O Cclk VIN = 0 V VI/O = 0 V Vclk = 0 V Test conditions MIN. TYP. MAX. 6.0 8.0 6.0 Unit pF pF pF
Remark These parameters are periodically sampled and not 100% tested.
12
Data Sheet M14522EJ3V0DS
PD4482162, 4482182, 4482322, 4482362
AC Characteristics (Recommended Operating Conditions Unless Otherwise Noted) AC Test Conditions 2.5 V LVTTL Interface Input waveform (Rise / Fall time = 1 ns (20 to 80 %))
2.4 V 1.2 V VSS Test points 1.2 V
Output waveform
1.2 V
Test points
1.2 V
3.3 V LVTTL Interface Input waveform (Rise / Fall time = 1 ns (20 to 80%))
3.0 V 1.5 V VSS Test ponts 1.5 V
Output waveform
1.5 V
Test points
1.5 V
Output load condition CL : 30 pF 5 pF (TKHQX1, TKHQX2, TGLQX, TGHQZ, TKHQZ) External load at test
VT = +1.2 V / +1.5 V
50 ZO = 50 I/O (Output) CL
Remark CL includes capacitance's of the probe and jig, and stray capacitances.
Data Sheet M14522EJ3V0DS
13
PD4482162, 4482182, 4482322, 4482362
Read and Write Cycle (2.5 V LVTTL Interface)
Parameter Symbol -A44, -A50, -A60, -C60 -A44Y, -A50Y, -A60Y, -C60Y (167 MHz) Standard Cycle time Clock access time Output enable access time Clock high to output active Clock high to output change Output enable to output active Output disable to output High-Z Clock high to output High-Z Clock high pulse width Clock low pulse width Setup times Address Address status Data in Write enable Address advance Chip enable Hold times Address Address status Data in Write enable Address advance Chip enable Power down entry time Power down recovery time TKHKH TKHQV TGLQV TKHQX1 TKHQX2 TGLQX TGHQZ TKHQZ TKHKL TKLKH TAVKH TADSVKH TDVKH TWVKH TADVVKH TEVKH TKHAX TKHADSX TKHDX TKHWX TKHADVX TKHEX TZZE TZZR Alias TCYC TCD TOE TDC1 TDC2 TOLZ TOHZ TCZ TCH TCL TAS TSS TDS TWS - - TAH TSH TDH TWH - - TZZE TZZR - - 12.0 12.0 ns ns 0.5 - ns MIN. 6.0 - - 0 1.5 0 0 1.5 2.0 2.0 1.5 MAX. - 3.5 3.5 - - - 3.5 3.5 - - - ns ns ns ns ns ns ns ns ns ns ns Unit Note
14
Data Sheet M14522EJ3V0DS
PD4482162, 4482182, 4482322, 4482362
Read and Write Cycle (3.3 V LVTTL Interface)
Parameter Symbol -A44 -A44Y (225 MHz) Standard Cycle time Clock access time Output enable access time Clock high to output active Clock high to output change Output enable to output active Output disable to output High-Z Clock high to output High-Z Clock high pulse width Clock low pulse width Setup times Address Address status Data in Write enable Address advance Chip enable Hold times Address Address status Data in Write enable Address advance Chip enable Power down entry time Power down recovery time TKHKH TKHQV TGLQV TKHQX1 TKHQX2 TGLQX TGHQZ TKHQZ TKHKL TKLKH TAVKH TADSVKH TDVKH TWVKH TADVVKH TEVKH TKHAX TKHADSX TKHDX TKHWX TKHADVX TKHEX TZZE TZZR Alias TCYC TCD TOE TDC1 TDC2 TOLZ TOHZ TCZ TCH TCL TAS TSS TDS TWS - - TAH TSH TDH TWH - - TZZE TZZR - - 8.8 8.8 - - 10.0 10.0 - - 12.0 12.0 ns ns 0.4 - 0.5 - 0.5 - ns MIN. 4.4 - - 0 1.5 0 0 1.5 1.8 1.8 1.4 MAX. - 2.8 2.8 - - - 2.8 2.8 - - - -A50 -A50Y (200 MHz) MIN. 5.0 - - 0 1.5 0 0 1.5 2.0 2.0 1.5 MAX. - 3.1 3.1 - - - 3.1 3.1 - - - -A60 -A60Y (167 MHz) MIN. 6.0 - - 0 1.5 0 0 1.5 2.0 2.0 1.5 MAX. - 3.5 3.5 - - - 3.5 3.5 - - - ns ns ns ns ns ns ns ns ns ns ns Unit Note
Data Sheet M14522EJ3V0DS
15
16
READ CYCLE
TKHKH CLK TADSVKH /AP TADSVKH /AC TAVKH Address A1 TKHAX A2 TADVVKH
Data Sheet M14522EJ3V0DS
TKHADSX
TKHKL
TKLKH
TKHADSX
A3 TKHADVX
/ADV TWVKH /BWE /BWs TWVKH /GW TEVKH /CEs Note1 TKHEX TKHWX TKHWX
PD4482162, 4482182, 4482322, 4482362
/G High-Z Data In TGLQX High-Z Data Out TGHQZ TKHQX2 High-Z Q1(A1) Q1(A2) TGLQV TKHQV Q2(A2) Q3(A2) Q4(A2) TKHQZ
Note2
High-Z
Q1(A2)
Notes 1. /CEs refers to /CE, CE2 and /CE2. When /CEs is LOW, /CE and /CE2 are LOW and CE2 is HIGH. When /CEs is HIGH, /CE and /CE2 are HIGH and CE2 is LOW. 2. Outputs are disabled within one clock cycle after deselect. Remark Qn(A2) refers to output from address A2. Q1 to Q4 refer to outputs according to burst sequence.
WRITE CYCLE
TKHKH CLK TADSVKH TKHADSX /AP TADSVKH TKHADSX /AC TAVKH Address
Data Sheet M14522EJ3V0DS
TKHKL
TKLKH
TKHAX A1 A2 TADVVKH TKHADVX A3
/ADV
PD4482162, 4482182, 4482322, 4482362
/BWENote1 /BWs TWVKH /GWNote1 TEVKH /CEs Note2 TKHEX
TWVKH
TKHWX
TKHWX
/G High-Z TDVKH D1(A1) TGHQZ Data Out D1(A2) D2(A2) TKHDX D2(A2) D3(A2) D4(A2) D1(A3) D2(A3) D3(A3)
Data In
High-Z
Notes 1. All bytes WRITE can be initiated by /GW LOW or /GW HIGH and /BWE, /BW1 to /BW4 LOW. 2. /CEs refers to /CE, CE2 and /CE2. When /CEs is LOW, /CE and /CE2 are LOW and CE2 is HIGH. When /CEs is HIGH, /CE and /CE2 are HIGH and CE2 is LOW.
17
18
READ / WRITE CYCLE
TKHKH CLK TKHKL TADSVKH TKHADSX /AP TADSVKH TKHADSX /AC TAVKH Address
Data Sheet M14522EJ3V0DS
TKLKH
TKHAX A1 A2 TADVVKH A3 TKHADVX
/ADV
PD4482162, 4482182, 4482322, 4482362
TWVKH /BWE Note1 /BWs TWVKH /GW Note1 TEVKH /CEs Note2 TKHEX
TKHWX
TKHWX
/G High-Z TKHQV High-Z TKHQX1 TDVKH TGHQZ D1(A2) TGLQX Q1(A1) High-Z Q1(A2) Q1(A3) Q2(A3) Q3(A3) Q4(A3) High-Z TKHDX High-Z
Data In
Data Out
Notes 1. All bytes WRITE can be initiated by /GW LOW or /GW HIGH and /BWE, /BW1 to /BW4 LOW. 2. /CEs refers to /CE, CE2 and /CE2. When /CEs is LOW, /CE and /CE2 are LOW and CE2 is HIGH. When /CEs is HIGH, /CE and /CE2 are HIGH and CE2 is LOW.
SINGLE READ / WRITE CYCLE
TKHKH CLK TKHKL TADSVKH TKHADSX /AC TAVKH TKHAX Address A1 A2 A3 A4 TWVKH /BWE Note1 /BWs TWVKH /GW Note1 TEVKH /CEs Note2 TKHEX TKHWX
Data Sheet M14522EJ3V0DS
TKLKH
A5 TKHWX
A6
A7
A8
A9
PD4482162, 4482182, 4482322, 4482362
/G TDVKH TKHDX Data In High-Z TGLQV TGLQX Q1(A1) Q1(A2) Q1(A3) Q1(A4) D1(A5) TGHQZ D1(A6) D1(A7) TKHQV High-Z Q1(A7) Q1(A8) High-Z TKHQZ
Note3
Data Out
High-Z
Q1(A9)
Notes 1. All bytes WRITE can be initiated by /GW LOW or /GW HIGH and /BWE, /BW1 to /BW4 LOW. 2. /CEs refers to /CE, CE2 and /CE2. When /CEs is LOW, /CE and /CE2 are LOW and CE2 is HIGH. When /CEs is HIGH, /CE and /CE2 are HIGH and CE2 is LOW. Outputs are disabled within one clock cycle after deselect. 3. Remark /AP is HIGH and /ADV is don't care.
19
20
POWER DOWN (ZZ) CYCLE
TKHKH CLK TKHKL /AP TKLKH /AC Address
Data Sheet M14522EJ3V0DS
A1
A2
PD4482162, 4482182, 4482322, 4482362
/ADV
/BWE /BWs
/GW
/CEs
/G High-Z Data Out High-Z TZZE ZZ TZZR
Q1(A1)
Q1(A2)
Power Down (ISBZZ) State
STOP CLOCK CYCLE
TKHKH CLK TKHKL /AP TKLKH
/AC
Address
Data Sheet M14522EJ3V0DS
A1
A2
/ADV
PD4482162, 4482182, 4482322, 4482362
/BWE /BWs /GW
/CEs
/G High-Z High-Z
Data In
Data Out
High-Z
Q1(A1)
High-Z Power Down State (ISB1) Note
Q1(A2)
Note VIN 0.2 V or VIN VDD - 0.2 V, VI/O 0.2 V
21
PD4482162, 4482182, 4482322, 4482362
Package Drawing
100-PIN PLASTIC LQFP (14x20)
A B
80 81
51 50
detail of lead end S C D R Q
100 1
31 30
F G H I
M
J
K P S
N
S
L M
NOTE Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition.
ITEM A B C D F G H I J K L M N P Q R S
MILLIMETERS 22.00.2 20.00.2 14.00.2 16.00.2 0.825 0.575 0.32 +0.08 -0.07 0.13 0.65 (T.P.) 1.00.2 0.50.2 0.17 +0.06 -0.05 0.10 1.4 0.1250.075 3 +7 -3 1.7 MAX. S100GF-65-8ET-1
22
Data Sheet M14522EJ3V0DS
PD4482162, 4482182, 4482322, 4482362
Recommended Soldering Condition Please consult with our sales offices for soldering conditions of the PD4482162, 4482182, 4482322 and 4482362. Types of Surface Mount Devices
PD4482162GF : 100-pin PLASTIC LQFP (14 x 20) PD4482182GF : 100-pin PLASTIC LQFP (14 x 20) PD4482322GF : 100-pin PLASTIC LQFP (14 x 20) PD4482362GF : 100-pin PLASTIC LQFP (14 x 20)
Data Sheet M14522EJ3V0DS
23
PD4482162, 4482182, 4482322, 4482362
Revision History
Edition/ Date This edition 3rd edition/ Dec. 2002 Throughout Page Previous edition Throughout Modification Addition Type of revision Location Description (Previous edition This edition)
- -
Preliminary Data Sheet Data Sheet Extended operating temperature products (TA = -40 to +85 C)
24
Data Sheet M14522EJ3V0DS
PD4482162, 4482182, 4482322, 4482362
[MEMO]
Data Sheet M14522EJ3V0DS
25
PD4482162, 4482182, 4482322, 4482362
[MEMO]
26
Data Sheet M14522EJ3V0DS
PD4482162, 4482182, 4482322, 4482362
NOTES FOR CMOS DEVICES
1 PRECAUTION AGAINST ESD FOR SEMICONDUCTORS Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it. 2 HANDLING OF UNUSED INPUT PINS FOR CMOS Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices. 3 STATUS BEFORE INITIALIZATION OF MOS DEVICES Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.
Data Sheet M14522EJ3V0DS
27
PD4482162, 4482182, 4482322, 4482362
* The information in this document is current as of December, 2002. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information. * No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document. * NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC Electronics products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others. * Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information. * While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features. * NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific". The "Specific" quality grade applies only to NEC Electronics products developed based on a customerdesignated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application. "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots. "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support). "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc. The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application. (Note) (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries. (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).
M8E 02. 11-1


▲Up To Search▲   

 
Price & Availability of UPD4482322GF-A44

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X